Lightmatter is leading the revolution in AI data center infrastructure, enabling the next giant leaps in human progress. The company invented the world’s first 3D-stacked photonics engine, Passage™, capable of connecting thousands to millions of processors at the speed of light in extreme-scale data centers for the most advanced AI and HPC workloads.
Lightmatter raised $400 million in its Series D round, reaching a valuation of $4.4 billion. We will continue to accelerate the development of data center photonics and grow every department at Lightmatter!
If you're passionate about tackling complex challenges, making an impact, and being an expert in your craft, join our team of brilliant scientists, engineers, and accomplished industry leaders.
Lightmatter is (re)inventing the future of computing with light!
We are hiring a Sr DFT Engineer to help us build high-performance ASICs for the next generation of AI acceleration systems. In this role, you will be responsible for physical design in leading-edge CMOS technology. This includes synthesis through place and route, timing closure, and tape-out signoff.
Responsibilities
- Perform Design For Test (DFT) insertion on ASIC designs, including internal scan, boundary scan, and memory BIST
- Perform automatic and targeted test pattern generation
- Interface with Physical Design and Front End (RTL) Design
- Perform post-silicon DFT bring-up and test program debug
- Interface with ATE engineers for test program bring-up and debug
- Scripting and automation of DFT and ATPG flow
- Be hands-on from the "nitty gritty" details to high level planning.
Requirements
- Bachelor's degree in Electrical Engineering (or other related fields)
- Minimum of 13 years of industry experience working as a Design For Test Engineer on ASIC designs
- Must have completed at least 2 tapeouts
- Minimum of 2 years of experience with standard DFT CAD tools and flows
- Strong hands-on experience in Python, TCL or other scripting environments
- Experience in both ASIC and semi-custom COT flow
- Strong teamwork skills with the ability to collaborate with multiple functional teams across a variety of fields
- Ability to react to change and thrive in a fast paced environment
Preferred qualifications
- Masters degree in Electrical Engineering (or related fields) with 10+ years of DFT experience
- Experience working on ASIC designs with multiple production-quality ASIC tapeouts
- Experience interfacing with ATE engineers
- Experience with ATE test program development
- Experience with fault modeling
- Understanding of Timing, Physical Design, and Power impact of DFT structures
- Proven Knowledge of Basic SoC Architecture and HDL languages like SystemVerilog and chipware components to work hand in hand with RTL designers
Benefits
- Comprehensive Health Care Plan (Medical, Dental & Vision)
- Retirement Savings Matching Program
- Life Insurance (Basic, Voluntary & AD&D)
- Generous Time Off (Vacation, Sick & Public Holidays)
- Paid Family Leave
- Short Term & Long Term Disability
- Training & Development
- Commuter Benefits
- Flexible, hybrid workplace model
- Stock Option Plan
Lightmatter recruits, employs, trains, compensates, and promotes regardless of race, religion, color, national origin, sex, disability, age, veteran status, and other protected status as required by applicable law.