Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

Design Verification Engineer
We are seeking talented Design Verification Engineers  with proven expertise in industry-standard protocols such as PCIe and CXL. You will play a key role in the functional verification of designs, from developing block-level and system-level verification plans to writing test sequences, executing tests, and collecting and closing coverage.
Responsibilities:
· Develop and execute block-level and system-level verification plans.
· Write and execute test sequences, and collect and close coverage.
· Collaborate with RTL designers to debug failures and refine verification processes.
· Utilize coding and protocol expertise to contribute to functional verification.
· Develop user-controlled random constraints in transaction-based verification methodologies.
· Write assertions, cover properties, and analyze coverage data.
· Create VIP abstraction layers for sequences to simplify and scale verification deployments.
Basic Qualifications:
· Minimum of 2 years’ experience in supporting or developing complex SoC/silicon products for server, storage, and/or networking applications.
· Strong academic and technical background in Electrical Engineering or Computer Engineering (Bachelor’s degree required, Master’s preferred).
· Professional attitude with the ability to prioritize tasks, prepare for customer meetings, and work independently with minimal guidance.
· Knowledge of industry-standard simulators, revision control systems, and regression systems.
· Entrepreneurial, open-minded behavior and a can-do attitude, with a focus on customer satisfaction.
 
Required Experience:
· Experience using Verification IPs from third-party vendors for PCIe/CXL, focusing on Gen3 or above.
· Experience in developing test plans and sequences in UVM to generate stimuli.
· Experience writing assertions, cover properties, and analyzing coverage data.
· Developing VIP abstraction layers for sequences to simplify and scale verification deployments.
Preferred Experience:
· Interpreting PCIe/CXL standard protocol specifications to develop and execute verification plans in simulation environment·
· Expertise in verifying Physical Layer, Link Layer, and Transaction Layer of PCIe/CXL protocols, including compliance on PCIe/CXL EP/RC.
· Experience with buffering and queuing with QoS on complex NOC-based SoCs.
· Analyzing performance at the system level on switching fabrics.
Salary:
Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Apply for this Job

* Required
resume chosen  
(File types: pdf, doc, docx, txt, rtf)
cover_letter chosen  
(File types: pdf, doc, docx, txt, rtf)
When autocomplete results are available use up and down arrows to review
+ Add another education


Enter the verification code sent to to confirm you are not a robot, then submit your application.

This application was flagged as potential bot traffic. To resubmit your application, turn off any VPNs, clear the browser's cache and cookies, or try another browser. If you still can't submit it, contact our support team through the help center.