Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of cloud and AI infrastructure. Our Intelligent Connectivity Platform integrates PCIe, CXL and Ethernet semiconductor-based solutions based on a software-defined architecture that is both scalable and customizable. Inspired by trusted partnerships with hyperscalers and the data center ecosystem, we are an innovation leader of products that are flexible, interoperable, and reliable. We are headquartered in the heart of California’s Silicon Valley, with R&D centers and offices in Taiwan, China, Vancouver and Toronto, Canada, and Haifa, Israel. 

Overview:
Astera Labs Inc. is a fabless semiconductor company who is a leader in developing purpose-built connectivity solutions that remove performance bottlenecks in compute-intensive workloads such as artificial intelligence and machine learning.   To support rapid international business growth, we are hiring a Principal Lab Validation Engineer in Santa Clara, CA.  

Job Description:

As an Astera Labs Principal Lab Validation Engineer, you will take a direct hands-on role to find the root cause of any customer quality concerns and develop corrective actions.  You will:

  • Work at the system level and PHY electrical level to characterize and isolate the root cause.
  • Modify device firmware to test out engineering theories and potential fixes or production screens.
  • Work at ATE lab to experiment and validate potential screens.
  • Participate in New Product Development process to ensure readiness for customer returns before products are launched. Collaborating with the development of evaluation hardware (boards and sockets, including FA friendly sockets) and scripts.
  • Drive physical failure analysis to isolate and image defects.

Basic qualifications:

  • Minimum of a Bachelor’s in Electrical Engineering while a Master’s degree is preferred.  
  • Minimum of 10 years’ hands-on mixed high-speed lab experience working with equipment such as protocol analyzers, BERT, real-time scopes, sampling scopes and VNA.
  • C (not ++)

Preferred experience (ideal candidate has some of this, but OJT is also possible):

  • Python
  • ATE (Automated Test Equipment) Advantest V93K
  • Physical Failure Analysis.
  • Signal and Power Integrity
  • High speed communication protocols: PCIe, Ethernet, CXL, PAM4
  • Knowledge of basic SerDes blocks and components such as PLL, DFE, CTLE, VGA, and DDR.

Based in Santa Clara, this position requires an in-person presence, offering a unique opportunity to impact our global operations directly.

The base salary range is $160,000 - $240,000. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Apply for this Job

* Required
resume chosen  
(File types: pdf, doc, docx, txt, rtf)
cover_letter chosen  
(File types: pdf, doc, docx, txt, rtf)
When autocomplete results are available use up and down arrows to review
+ Add another education


Our system has flagged this application as potentially being associated with bot traffic. Please turn off any VPNs, clear your browser cache and cookies, or try submitting your application in a different browser. If this issue persists, please reach out to our support team via our help center.
Please complete the reCAPTCHA above.